# Digital Design and Computer Organization Laboratory UE20CS206

### 3<sup>rd</sup> Semester, Academic Year 2021-22

Date:

| Name : SUNDEEP A | SRN: PES1UG20CS445 | Section : H |  |
|------------------|--------------------|-------------|--|
|                  |                    |             |  |

Experiment Number: Week: 5

**Title of the Program: Reg-Alu** 

Code: in Reg\_Alu.v file

```
module dfrl16(input wire clk, reset, load, input wire [15:0]in, output wire [15:0]out);
dfrl _f0(clk,reset,load,in[0],out[0]);
dfrl _f1(clk,reset,load,in[1],out[1]);
dfrl _f2(clk,reset,load,in[2],out[2]);
dfrl f3(clk,reset,load,in[3],out[3]);
dfrl_f4(clk,reset,load,in[4],out[4]);
dfrl _f5(clk,reset,load,in[5],out[5]);
dfrl _f6(clk,reset,load,in[6],out[6]);
dfrl _f7(clk,reset,load,in[7],out[7]);
dfrl _f8(clk,reset,load,in[8],out[8]);
dfrl _f9(clk,reset,load,in[9],out[9]);
dfrl _f10(clk,reset,load,in[10],out[10]);
dfrl _f11(clk,reset,load,in[11],out[11]);
dfrl _f12(clk,reset,load,in[12],out[12]);
dfrl _f13(clk,reset,load,in[13],out[13]);
dfrl f14(clk,reset,load,in[14],out[14]);
dfrl _f15(clk,reset,load,in[15],out[15]);
endmodule
```

```
module mux8_16(input wire [15:0]i0,i1,i2,i3,i4,i5,i6,i7, input wire j0, j1, j2, output wire
[15:0] o);
mux8 m8 0({i0[0], i1[0], i2[0], i3[0], i4[0], i5[0], i6[0], i7[0]}, j0,j1,j2, o[0]);
mux8 m8_1({i0[1], i1[1], i2[1], i3[1], i4[1], i5[1], i6[1], i7[1]}, j0,j1,j2, o[1]);
mux8 m8_2({i0[2], i1[2], i2[2], i3[2], i4[2], i5[2], i6[2], i7[2]}, j0,j1,j2, o[2]);
mux8 m8_3({i0[3], i1[3], i2[3], i3[3], i4[3], i5[3], i6[3], i7[3]}, j0,j1,j2, o[3]);
mux8 m8_4({i0[4], i1[4], i2[4], i3[4], i4[4], i5[4], i6[4], i7[4]}, j0,j1,j2, o[4]);
mux8 m8 5({i0[5], i1[5], i2[5], i3[5], i4[5], i5[5], i6[5], i7[5]}, j0,j1,j2, o[5]);
mux8 m8_6({i0[6], i1[6], i2[6], i3[6], i4[6], i5[6], i6[6], i7[6]}, j0,j1,j2, o[6]);
mux8 m8_7({i0[7], i1[7], i2[7], i3[7], i4[7], i5[7], i6[7], i7[7]}, j0,j1,j2, o[7]);
mux8 m8_8({i0[8], i1[8], i2[8], i3[8], i4[8], i5[8], i6[8], i7[8]}, j0,j1,j2, o[8]);
mux8 m8_9({i0[9], i1[9], i2[9], i3[9], i4[9], i5[9], i6[9], i7[9]}, j0,j1,j2, o[9]);
mux8 m8 10({i0[10], i1[10], i2[10], i3[10], i4[10], i5[10], i6[10], i7[10]}, j0,j1,j2,
o[10]);
mux8 m8_11({i0[11], i1[11], i2[11], i3[11], i4[11], i5[11], i6[11], i7[11]}, j0,j1,j2,
o[11]);
mux8 m8_12({i0[12], i1[12], i2[12], i3[12], i4[12], i5[12], i6[12], i7[12]}, j0,j1,j2,
o[12]);
mux8 m8_13({i0[13], i1[13], i2[13], i3[13], i4[13], i5[13], i6[13], i7[13]}, j0,j1,j2,
o[13]);
mux8 m8_14({i0[14], i1[14], i2[14], i3[14], i4[14], i5[14], i6[14], i7[14]}, j0,j1,j2,
o[14]);
mux8 m8 15({i0[15], i1[15], i2[15], i3[15], i4[15], i5[15], i6[15], i7[15]}, j0,j1,j2,
o[15]);
endmodule
module reg_file (input wire clk, reset, wr, input wire [2:0] rd_addr_a, rd_addr_b, wr_addr,
input wire [15:0] d_in, output wire [15:0] d_out_a, d_out_b);
wire [0:7] load;
wire [0:15] r0, r1, r2, r3, r4, r5, r6, r7;
    dfrl16 reg0(clk, reset, load[0], d_in, r0);
    dfrl16 reg1(clk,reset,load[1],d_in,r1);
    dfrl16 reg2(clk,reset,load[2],d in,r2);
    dfrl16 reg3(clk,reset,load[3],d in,r3);
    dfrl16 reg4(clk,reset,load[4],d in,r4);
    dfrl16 reg5(clk,reset,load[5],d_in,r5);
    dfrl16 reg6(clk,reset,load[6],d in,r6);
    dfrl16 reg7(clk,reset,load[7],d in,r7);
    demux8 dmx(wr,wr addr[2],wr addr[1],wr addr[0],load);
    mux8_16 mm0(r0,r1,r2,r3,r4,r5,r6,r7,rd_addr_a[0], rd_addr_a[1], rd_addr_a[2],d_out_a);
    mux8_16 mm1(r0,r1,r2,r3,r4,r5,r6,r7,rd_addr_b[0], rd_addr_b[1], rd_addr_b[2],d_out_b);
endmodule
module mux2for16(input wire [15:0] din regular, alu out, input wire selector, output wire
[15:0]din final);
    mux2 m0(din_regular[0], alu_out[0], selector, din_final[0]);
    mux2 m1(din_regular[1], alu_out[1], selector, din_final[1]);
```

```
mux2 m2(din_regular[2], alu_out[2], selector, din_final[2]);
    mux2 m3(din_regular[3], alu_out[3], selector, din_final[3]);
    mux2 m4(din_regular[4], alu_out[4], selector, din_final[4]);
    mux2 m5(din_regular[5], alu_out[5], selector, din_final[5]);
    mux2 m6(din_regular[6], alu_out[6], selector, din_final[6]);
    mux2 m7(din_regular[7], alu_out[7], selector, din_final[7]);
    mux2 m8(din_regular[8], alu_out[8], selector, din_final[8]);
    mux2 m9(din regular[9], alu out[9], selector, din final[9]);
    mux2 m10(din_regular[10], alu_out[10], selector, din_final[10]);
    mux2 m11(din_regular[11], alu_out[11], selector, din_final[11]);
    mux2 m12(din_regular[12], alu_out[12], selector, din_final[12]);
    mux2 m13(din_regular[13], alu_out[13], selector, din_final[13]);
    mux2 m14(din regular[14], alu out[14], selector, din final[14]);
    mux2 m15(din_regular[15], alu_out[15], selector, din_final[15]);
endmodule
module reg alu (input wire clk, reset, sel, wr, input wire [1:0] op, input wire [2:0]
rd addr a,
        rd_addr_b, wr_addr, input wire [15:0] d_in, output wire [15:0] d_out_a, d_out_b,
output wire cout);
    wire [15:0] alu_out;
    wire [15:0] newdin;
    mux2for16 select(d in, alu out, sel, newdin);
    reg_file new_reg(clk, reset, wr, rd_addr_a, rd_addr_b, wr_addr, newdin, d_out_a,
d out b);
    alu calc(op, d_out_a, d_out_b, alu_out, cout);
endmodule
```

#### **Output waveform:**

#### **In Terminal**

```
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week 5>iverilog -o aout alu.v lib.v Reg_Alu.v tb_reg_alu.v
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week 5>vvp aout
VCD Error: tb_reg_alu.v:10: Unable to open tb_reg_alu.vcd for output.
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week 5>gtkwave tb_reg_alu.vcd
GTKWave Analyzer v3.3.108 (w)1999-2020 BSI
[0] start time.
[186000] end time.
```

## In gtkwave

